# -

# Am27S19/27S19A Am27S19SA/27LS19

256-Bit (32x8) Bipolar PROM



#### DISTINCTIVE CHARACTERISTICS

- Ultra high speed
- Highly reliable, ultra-fast programming Platinum-Silicide fuses
- High-programming yield

- Low-current PNP inputs
- High-current open collector and three-state outputs
- Fast chip select

#### **GENERAL DESCRIPTION**

The Am27S19 (32 words by 8 bits) is a Schottky TTL Programmable Read-Only Memory (PROM).

This device is available in three-state (Am27S19) output versions. These outputs are compatible with low-power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls, mapping

functions, code conversions, or logic replacements. Easy word depth expansion is facilitated by an active LOW output enable  $(\overline{\mathbf{G}})$ .

This device is also available in a low-power version Am27LS19.

## **BLOCK DIAGRAM**



#### PRODUCT SELECTOR GUIDE

| Three-State<br>Part Number | Am27S19SA |       | Am27S19A |       | Am27S19 |       | Am27LS19 |       |
|----------------------------|-----------|-------|----------|-------|---------|-------|----------|-------|
| Address<br>Access Time     | 15 ns     | 20 ns | 25 ns    | 35 ns | 40 ns   | 50 ns | 55 ns    | 70 ns |
| Operating<br>Range         | С         | м     | С        | м     | С       | М     | С        | М     |

Publication # Rev. Amendment 03209 E /0 Issue Date: January 1969

# CONNECTION DIAGRAMS Top View



Note: Pin 1 is marked for orientation.

- \*Also available in a 16-pin Flatpack. Pinout identical to DIPs.
- \*\*Also available in a 16-pin Plastic Leaded Chip Carrier. Pinout identical to LCC.

## LOGIC SYMBOL



#### ORDERING INFORMATION

#### Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Package Type
- d. Temperature Range
- e. Optional Processing



256-Bit (32 x 8) Bipolar PROM

Valid Combinations

PC, PCB,
DC, DCB,
FC, FCB,
LC, LCB,
JC, JCB

AM27S19

AM27S19A

AM27LS19

AM27S19SA

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.

Valid Combinations

# MILITARY ORDERING INFORMATION

#### **APL Products**

AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Device Class
- d. Package Type
- e. Lead Finish



# Am27S19/Am27S19A/Am27S19SA/Am27LS 256-Bit (32 x 8) Bipolar PROM

| Valid Combinations |               |  |  |  |
|--------------------|---------------|--|--|--|
| AM27S19            |               |  |  |  |
| AM27S19A           | /BEA,         |  |  |  |
| AM27S19SA          | /BFA,<br>/82A |  |  |  |
| AM27LS19           | <b></b>       |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations.

#### **Group A Tests**

Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11.

#### MILITARY BURN-IN

Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.

#### PIN DESCRIPTION

#### A<sub>0</sub> - A<sub>4</sub> Address Inputs

The 5-bit field presented at the address inputs selects one of 32 memory locations to be read from.

#### Q<sub>0</sub> - Q<sub>7</sub> Data Output Port

The outputs whose state represents the data read from the selected memory locations

#### **G** Output Enable

Provides direct control of the Q output three-state buffers. Outputs disabled forces all open-collector outputs to an

OFF state and all three-state outputs to a floating or highimpedance state.

Enable = G

Disable = G

#### V<sub>CC</sub> Device Power Supply Pin

The most positive of the logic power supply pins.

#### GND Device Power Supply Pin

The most negative of the logic power supply pins.

#### **FUNCTIONAL DESCRIPTION**

The Am27S19 PROM may be used as a code converter. Examples include conversion of hexadecimal, octal of BCD to seven segment display drive format. In many code conversion applications an extra PROM address input is available and may be used as a polarity control, blanking control or code selector input. The use of a single Am27S19 to convert the outputs of a binary counter to either excess three or gray code format is illustrated below. In this case both codes are generated in true and complemented form simultaneously.

#### TRUTH TABLE



AF000170



#### **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature65 to +150°C                           |
|-----------------------------------------------------------|
| Ambient Temperature with                                  |
| Power Applied 55 to +125°C                                |
| Supply Voltage 0.5 V to +7.0 V                            |
| DC Voltage Applied to Outputs                             |
| (Except During Programming) 0.5 to + V <sub>CC</sub> Max. |
| DC Voltage Applied to Outputs                             |
| During Programming21 V                                    |
| Output Current into Outputs During                        |
| Programming (Max. Duration of 1 sec.) 250 mA              |
| DC Input Voltage 0.5 V to 5.5 V                           |
| DC Input Current30 to +5 mA                               |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **OPERATING RANGES**

| Commercial (C) Devices<br>Ambient Temperature<br>Supply Voltage (V <sub>CC</sub> ) | (T <sub>A</sub> ) 0 to +75°C+4.75 V to +5.25 V |
|------------------------------------------------------------------------------------|------------------------------------------------|
| Military (M) Devices*                                                              |                                                |
| Case Temperature (To                                                               | c) 55 to + 125°C                               |
|                                                                                    | +4.5 V to +5.5 V                               |

Operating ranges define those limits between which the functionality of the device is guaranteed.

\*Military products 100% tested at  $T_C = +25$ °C, +125°C, and -55°C.

# **DC CHARACTERISTICS** over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted)

| Parameter<br>Symbol         | Parameter<br>Description     | To                                                                                                                  | est Conditio           | ns       | Min. | Тур.   | Max. | Unit |
|-----------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------|----------|------|--------|------|------|
| V <sub>OH</sub><br>(Note 1) | Output HIGH Voltage          | V <sub>CC</sub> = Min., l <sub>OH</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>           |                        | 2.4      |      |        | ٧    |      |
| V <sub>OL</sub>             | Output LOW Voltage           | V <sub>CC</sub> = Min., l <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>             |                        |          |      | 0.45   | V    |      |
| VIH                         | Input HIGH Level             | Guaranteed input logical HIGH voltage for all inputs (Note 2)                                                       |                        | 2.0      |      |        | ٧    |      |
| V <sub>IL</sub>             | Input LOW Level              | Guaranteed input logical LOW voltage for all inputs (Note 2)                                                        |                        |          |      | 0.8    | ٧    |      |
| łμ                          | Input LOW Current            | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V                                                                    |                        |          |      | -0.250 | mA   |      |
| lie                         | Input HIGH Current           | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7 V                                                                     |                        |          |      | 25     | μΑ   |      |
| ISC (Note 1)                | Output Short-Circuit Current | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0 V (Note 3)                                                           |                        | -20      |      | -90    | mA   |      |
|                             |                              | All inputs = GND, 27S Devices                                                                                       |                        |          |      | 115    | mA   |      |
| loc                         | Power Supply Current         | V <sub>CC</sub> = Max.                                                                                              | 27LS<br>Devices        |          |      | 80     | шА   |      |
| Vı                          | Input Clamp Voltage          | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA                                                                    |                        |          |      | -1.2   | ٧    |      |
|                             | Vcc = Max.                   | Vcc = Max.                                                                                                          |                        | Vo = Vcc |      |        | 40   | μΑ   |
| ICEX                        |                              | (Note 1)                                                                                                            | V <sub>O</sub> = 0.4 V |          |      | -40    | μΛ   |      |
| CiN                         | Input Capacitance            | V <sub>CC</sub> = 5.00 V., T <sub>A</sub> = 25°C<br>V <sub>IN</sub> /V <sub>OUT</sub> = 2.0 V. @ f = 1 MHz (Note 4) |                        |          |      | 4      |      | ρF   |
| Cout                        | Output Capacitance           |                                                                                                                     |                        |          | 8    |        | μ,   |      |

Notes: 1. This applies to three-state devices only.

- Y<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.
- 3. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second.
- These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

### SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*)

|                      |                                                |                                                    | COM'L                 |      | MIL   |      |       |      |
|----------------------|------------------------------------------------|----------------------------------------------------|-----------------------|------|-------|------|-------|------|
| Parameter No. Symbol |                                                | Parameter<br>Description                           | Version               | Min. | Max.  | Min. | Max.  | Unit |
|                      |                                                | SA                                                 |                       | 15   |       | 20   | -     |      |
|                      | 1 TAVQV                                        | A Liver Molid to Outsid Molid Assess Time          | Α                     |      | 25 35 | 35   |       |      |
| 1                    |                                                | Address Valid to Output Valid Access Time          | Id Access Time STD 40 |      | 50    | ns   |       |      |
|                      |                                                | }                                                  | LS                    |      | 55    |      | 70    | 1    |
|                      |                                                |                                                    | SA                    |      | 13    |      | 20    | 1    |
| _                    | 2 TGVQZ                                        | Bullio Como Outro A Frankla Walled to Outro A 18 7 | A                     |      | 20    |      | 25    | ۱    |
| 2                    |                                                | Delay from Output Enable Valid to Output Hi-Z      | STD                   |      | 25    |      | 30    | ns   |
|                      |                                                |                                                    | LS                    |      | 40    |      | 50    | 1    |
|                      |                                                |                                                    | SA                    |      | 13    |      | 20    | 1    |
| _                    |                                                |                                                    | Α                     |      | 20    |      | 25    | 1    |
| 3 TGVQV              | Delay from Output Enable Valid to Output Valid | STD                                                |                       | 25   |       | 30   | 30 ns |      |
|                      |                                                | LS                                                 |                       | 40   |       | 50   |       |      |

See also Switching Test Circuits.

Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in A under Switching Test Circuits.

2. TGVQZ is measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels using the test load in B under Switching Test Circuits.

\*Subgroups 7 and 8 apply to functional tests.

#### SWITCHING TEST CIRCUITS



#### A. Output Load for all tests except TGVQZ

#### **B. Output Load for TGVQZ**

- Notes: 1. All device test loads should be located within 2" of device output pin.
  - S<sub>1</sub> is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S<sub>1</sub> is closed for all other AC tests.
  - 3. Load capacitance includes all stray and fixture capacitance.

# SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS



