## MOS LSI

## TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES DECEMBER 1979-REVISED MAY 1982

- Organization . . . 4096 X 8
- Single + 5 V Power Supply
- Pin Compatible with Existing ROMs and EPROMs (8K, 16K, 32K, and 64K)
- JEDEC Standard Pinout
- All Inputs/Outputs Fully TTL Compatible
- Static Operation (No Clocks, No Refresh)
- Max Access/Min Cycle Time:

| TMS 2532-30  | 300 ns |
|--------------|--------|
| TMS 2532-35  | 350 ns |
| TMS 2532-45  | 450 ns |
| TMS 25L32-45 | 450 ns |

- 8-Bit Output for Use in Microprocessor-Based Systems
- N-Channel Silicon-Gate Technology
- 3-State Output Buffers
- 40% Lower Power TMS 25L32 . . . 500 mW Max Active TMS 2532 . . . 840 mW Max Active
- Guaranteed DC Noise Immunity with Standard TTL Loads
- No Pull-Up Resistors Required

24-PIN CERAMIC DUAL-IN-LINE PACKAGE (TOP VIEW) A7 1 **]**24 ∨<sub>CC</sub> A6 2 C 23 A8 Α5 3 C 22 A9 A4 4 **Г** 21 VPP A3 5 **C** 20 PD/PGM A2 6 🗖 **1**9 A10 A1 7 **[ 1**18 A11 A0 8 **C 1**7 Q8 116 Q1 9 **C** Q7 Q2 10 **C** 🗖 15 🛛 06 Q3 11 **1**14 Q5 **1**13 Q4 V<sub>SS</sub> 12 🕻

| PIN NOMENCLATURE |                    |  |  |  |  |
|------------------|--------------------|--|--|--|--|
| A(N)             | Address inputs     |  |  |  |  |
| PD/PGM           | Power Down/Program |  |  |  |  |
| Q(N)             | Input/Output       |  |  |  |  |
| Vcc              | +5 V Power Supply  |  |  |  |  |
| VPP              | +25 V Power Supply |  |  |  |  |
| ∨ <sub>SS</sub>  | 0 V Ground         |  |  |  |  |

#### description

The TMS 2532 series (TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, and TMS 25L32-45 JL) are 32,768-bit, ultraviolet-light-erasable, electrically programmable read-only memories. These devices are fabricated using N-channel silicon-gate technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors, and each output can drive one Series 74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS 2532 series are plug-in compatible with the TMS 4732 32K ROM. The devices are offered in a dual-in-line ceramic package (JL suffix) rated for operation from 0 °C to 70 °C.

Since these EPROMs operate from a single +5 V supply (in the read mode), they are ideal for use in microprocessor systems. One other (+25 V) supply is needed for programming but all programming signals are TTL level, requiring a single 50 ms pulse. For programming outside of the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. Total programming time for all bits is 200 seconds.

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES

### operation

| FUNCTION                    |      | MODE              |            |                      |                        |  |  |  |
|-----------------------------|------|-------------------|------------|----------------------|------------------------|--|--|--|
| (PINS)                      | Read | Output<br>Disable | Power Down | Start<br>Programming | Inhibit<br>Programming |  |  |  |
| PD/PGM<br>(20)              | VIL  | VIH               | ViH        | Pulsed VIH           | VIH                    |  |  |  |
| V <sub>PP</sub><br>(21)     | +5 V | +5 V              | +5 V       | +25 V                | +25 V                  |  |  |  |
| V <sub>CC</sub><br>(24)     | +5 V | +5 V              | +5 V       | +5 V                 | +5 V                   |  |  |  |
| Q<br>(9 to 11,<br>13 to 17) | ٥    | HI-Z              | HI-Z       | D                    | HI-Z                   |  |  |  |

### read/output disable

When the outputs of two or more TMS 2532's are connected on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. The device whose output is to be read should have a low-level TTL signal applied to the PD/PGM Pin. All other devices in the circuit should have their outputs disabled by applying a high-level signal to this pin. Output data is accessed at pins Q1 through Q8. Data can be accessed in 450 ns =  $t_{a(A)}$ .

#### power down

Active power dissipation can be cut by over 70% by applying a high TTL signal to the PD/PGM pin. In this mode all outputs are in a high-impedance state.

#### erasure

Before programming, the TMS 2532 is erased by exposing the chip through the transparent lid to high-intensity ultraviolet light having a wavelength of 253.7 nm (2537 angstroms). The recommended minimum exposure dose (UV intensity times exposure time) is fifteen watt-seconds per square centimeter. Thus, a typical 12 milliwatt per square centimeter, filterless UV lamp will erase the device in a minimum of 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. After erasure, all bits are in the ''1'' state (assuming high-level output corresponds to logic ''1'').

### start programming

After erasure (all bits in logic "1" state), logic "0's" are programmed into the desired locations. A "0" can be erased only by ultraviolet light. The programming mode is achieved when Vpp is 25 V. Data is presented in parallel (8 bits) on pins Q1 through Q8. Once addresses and data are stable, a 50-millisecond TTL low-level pulse should be applied to the PGM pin at each address location to be programmed. Maximum pulse width is 55-milliseconds. Locations can be programmed in any order. Several TMS 2532's can be programmed simultaneously when the devices are connected in parallel.

### inhibit programming

When two or more devices are connected in parallel, data can be programmed into all devices or only chosen devices. Any TMS 2532's not intended to be programmed should have a high level applied to PD/PGM.

### program verification

The TMS 2532 program verification is simply the read operation, which can be performed as soon as Vpp returns to +5 V ending the program cycle.

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES

logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 289.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\*

| Supply voltage, V <sub>CC</sub> (see Note 1)   | -0.3 to 6 V  |
|------------------------------------------------|--------------|
| Supply voltage, Vpp (see Note 1)               | -0.3 to 28 V |
| All input voltages (see Note 1)                | =0.3 to 6 V  |
| Output voltage (operating with respect to VSS) | -0.3 to 6 V  |
| Operating free-air temperature range           | 0°C to 70°C  |
| Storage temperature range                      |              |
|                                                |              |

NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most negative supply voltage, VSS (substrate).

•Stresses beyond those (listed under Absolute Maximum Ratings'' may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions' section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES

## recommended operating conditions

|                                              | TN   | TMS 2532-45 |                    | TMS 2532-30<br>TMS 2532-35<br>TMS 25L32-45 |     |                    | UNIT |
|----------------------------------------------|------|-------------|--------------------|--------------------------------------------|-----|--------------------|------|
|                                              | MIN  | NOM         | MAX                | MIN                                        | NOM | MAX                |      |
| Supply voltage, V <sub>CC</sub> (see Note 2) | 4.75 | 5           | 5.25               | 4.75                                       | 5   | 5.25               | V    |
| Supply voltage, Vpp (see Note 3)             |      | Vcc         |                    |                                            | Vcc |                    | V    |
| Supply voltage, VSS                          |      | 0           |                    |                                            | 0   |                    | v    |
| High-level input voltage, V <sub>IH</sub>    | 2.2  |             | V <sub>CC</sub> +1 | 2                                          |     | V <sub>CC</sub> +1 | V    |
| Low-level input voltage, VIL                 | -0.1 |             | 0.65               | -0.1                                       |     | 0.8                | V    |
| Read cycle time, t <sub>c(rd)</sub>          | 450  |             |                    | 450                                        |     |                    | ns   |
| Operating free-air temperature, TA           | 0    |             | 70                 | 0                                          |     | 70                 | °C   |

NOTES 2. V<sub>CC</sub> must be applied before or at the same time as Vpp and removed after or at the same time as Vpp. The device must not be inserted into or removed from the board when Vpp is applied.

 Vpp can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + Ipp. During programming, Vpp must be maintained at 25 V (±1 V).

## electrical characteristics over full ranges of recommended operating conditions

|      | PARAMETER                                    | TEST CONDITIONS                                  | TMS 2532-30<br>TMS 2532-35<br>TMS 2532-45 |                  | TMS 25L32-45 |     |                  | UNIT |    |
|------|----------------------------------------------|--------------------------------------------------|-------------------------------------------|------------------|--------------|-----|------------------|------|----|
|      |                                              |                                                  | MIN                                       | TYP <sup>†</sup> | MAX          | MIN | TYP <sup>†</sup> | MAX  | t  |
| ∨он  | High-level output voltage*                   | l <sub>OH</sub> = -400 μA                        | 2.4                                       |                  |              | 2.4 |                  |      | v  |
| VOL  | Low-level output voltage*                    | IOL = 2.1 mA                                     |                                           |                  | 0.45         |     |                  | 0.45 | V  |
| lj – | Input current (leakage)                      | VI=0 V or 5.25 V                                 |                                           |                  | ±10          |     |                  | ±10  | μA |
| 10   | Output current (leakage)                     | V <sub>0</sub> =0.4 V or 5.25 V                  |                                           |                  | ±10          |     |                  | ±10  | μA |
| IPP1 | Vpp supply current                           | $V_{PP} = 5.25 V$ , $PD/\overline{PGM} = V_{IL}$ |                                           |                  | 12           |     |                  | 12   | mA |
| IPP2 | Vpp supply current<br>(during program pulse) | $PD/\overline{PGM} = V_{IL}$                     |                                           |                  | 30           |     |                  | 30   | mA |
| ICC1 | V <sub>CC</sub> supply current<br>(standby)  | PD/PGM = V <sub>IH</sub>                         |                                           | 10               | 25           |     | 10               | 25   | mA |
| ICC2 | V <sub>CC</sub> supply current<br>(active)   | PD/PGM = VIL                                     |                                           | 80               | 160          |     | 65               | 95   | mA |

\*AC and DC measurements are made at 10% and 90% points using a 50% pattern.

## capacitance over recommended supply voltage and operating free-air temperature ranges, f = 1 MHz<sup>‡</sup>

|    | PARAMETER          | TEST CONDITIONS         | TYP <sup>†</sup> | мах | UNIT |
|----|--------------------|-------------------------|------------------|-----|------|
| Ci | Input capacitance  | $V_I = 0 V, f = 1 MHz$  | 4                | 6   | pF   |
| Co | Output capacitance | $V_0 = 0 V$ , f = 1 MHz | 8                | 12  | pF   |

 $^{\dagger}$ Typical values are T<sub>A</sub> = 25 °C and nominal voltages.

<sup>‡</sup>Capacitance measurements are made on a sample basis only.

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES

|                    | PARAMETER                                       | TEST<br>CONDITIONS<br>(See Notes 4 & 5)         | TMS 2532-30<br>MIN TYP <sup>†</sup> MAX | TMS 2532-35<br>MIN TYP <sup>†</sup> MAX | TMS 25L32<br>TMS 2532<br>MIN TYP <sup>†</sup> | -45 | UNIT |
|--------------------|-------------------------------------------------|-------------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------------|-----|------|
| <sup>t</sup> a(A)  | Access time<br>from address                     | $C_{L} = 100 \text{ pF},$                       | 300                                     | 350                                     | 280                                           | 450 | ns   |
| <sup>t</sup> a(PR) | Access time<br>from PD/PGM                      | 1 Series 74<br>TTL load,                        | 300                                     | 350                                     | 280                                           | 450 | ns   |
| t <sub>v(A)</sub>  | Output data valid<br>after address change       | <sup>t</sup> r ≤20 ns,<br><sup>t</sup> f≤20 ns, |                                         |                                         | 0                                             |     | ns   |
| <sup>t</sup> dis   | Output disable time<br>from PD/PGM <sup>‡</sup> | See Figure 1                                    | 100                                     | 100                                     | 0                                             | 100 | ns   |

# switching characteristics over full ranges of recommended operating conditions (see note 4)

<sup>†</sup>All typical values are at  $T_A = 25 \,^{\circ}C$  and nominal voltages.

 $^{+}$ Value calculated from 0.5 volt delta to measured output level.

# recommended timing requirements for programming $T_A = 25 \,^{\circ}C$ (see note 4)

|                       | PARAMETER                  | MIN | TYP <sup>†</sup> | MAX | UNIT     |
|-----------------------|----------------------------|-----|------------------|-----|----------|
| <sup>t</sup> w(PR)    | Pulse width, program pulse | 45  | 50               | 55  | ms       |
| <sup>t</sup> r(PR)    | Rise time, program pulse   | 5   |                  |     | ns       |
| tf(PR)                | Fall time, program pulse   |     |                  |     | ns       |
| t <sub>su(A)</sub>    | Address setup time         | 2   |                  |     |          |
| tsu(D)                | Data setup time            | 2   | ······           |     | μs       |
| t <sub>su</sub> (VPP) | Setup time from VPP        | 0   |                  |     | µs<br>ns |
| <sup>t</sup> h(A)     | Address hold time          | 2   |                  |     |          |
| <sup>t</sup> h(D)     | Data hold time             | 2   |                  |     | μs       |
| <sup>t</sup> h(PR)    | Program pulse hold time    | 0   |                  |     | μs       |
| th(VPP)               | Vpp hold time              | 0   |                  |     | ns<br>ns |

<sup>†</sup>Typical values are at nominal voltages.

NOTES: 4. For all switching characteristics and timing measurements, input pulse levels are 0.65 V to 2.2 V and Vpp = 25 V ± 1 V during programming. All AC and DC measurements are made at 10% and 90% points with a 50% pattern.

5. Common test conditions apply for  $t_{dis}$  except during programming. For  $t_{a(A)}$  and  $t_{dis}$ , PD/PGM = VIL.

### PARAMETER MEASUREMENT INFORMATION



FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES



NOTE: There is no chip select pin on the TMS 2532. The chip select function is incorporated in the power-down mode.

## standby mode



 $^{\dagger}t_{a}(PR)$  referenced to PD/PGM or the address, whichever occurs last.

All timing reference points in this data sheet (inputs and outputs) are 90% points.

582

# TMS 2532-30 JL, TMS 2532-35 JL, TMS 2532-45 JL, TMS 25L32-45 JL 32,768-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORIES

program cycle timing



\*Program verify equivalent to read mode.

5